Title :
Limitation of CMOS supply-voltage scaling by MOSFET threshold-voltage variation
Author :
Sun, Shih Wei ; Tsui, Paul G Y
Author_Institution :
Motorola Inc., Austin, TX, USA
Abstract :
A fundamental limit of CMOS supply-voltage (VCC) scaling has been investigated and quantified as a function of the statistical variation of MOSFET threshold-voltage (VT). Based on the data extracted from a sub-0.5 μm logic technology, the variation of ring-oscillator propagation-delay (TPD) significantly increases as VCC is scaled down towards the MOSFET VT (Fig. 1). An empirical power-law relationship was then derived to describe the scattering of circuit speed (ΔTPD) as a function of MOSFET VT variation(ΔVT) and (VCC-VT). Agreement between the model and the experimental data was established for VCC values from 4.0 V to 0.9 V. This fundamental limit of CMOS VCC scaling poses an additional challenge for the design and manufacturing of high-performance, low-power portable equipment and battery based systems
Keywords :
CMOS integrated circuits; MOSFET; integrated circuit design; integrated circuit modelling; 0.9 to 4 V; CMOS supply-voltage scaling; MOSFET threshold-voltage variation; battery based systems; circuit speed scatter; low-power portable equipment; model; power-law relationship; ring-oscillator propagation-delay; CMOS logic circuits; CMOS technology; Delay; Energy consumption; Equations; Logic devices; MOSFET circuits; Power MOSFET; Scattering; Semiconductor device modeling;
Conference_Titel :
Custom Integrated Circuits Conference, 1994., Proceedings of the IEEE 1994
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-1886-2
DOI :
10.1109/CICC.1994.379722