DocumentCode :
2490051
Title :
Skew and delay minimization of high speed CMOS circuits using stochastic optimization
Author :
Mehrotra, Sharad ; Franzon, Paul ; Liu, Wentai
Author_Institution :
Dept. of Electr. & Comput. Eng., North Carolina State Univ., Raleigh, NC, USA
fYear :
1994
fDate :
1-4 May 1994
Firstpage :
245
Lastpage :
248
Abstract :
For certain high speed CMOS circuits, e.g. clock drivers, wave-pipelined circuits, it is very important to limit the spread in circuit delay as well as the worst-case delay. The delay spread or skew, is caused by the data-dependency of the circuit delay. To reduce the effect of process and environmental variations on skew and circuit delay, the transistors in a CMOS circuit need to be carefully sized. In this paper, we present a stochastic optimization approach to transistor sizing. Each sizing scheme considered during optimization is evaluated through accurate circuit simulations to determine the delay and skew values. The power of the optimization technique enables us to generate very good siting schemes with few simulations, as demonstrated by the example given here
Keywords :
CMOS digital integrated circuits; VLSI; circuit analysis computing; circuit optimisation; delays; integrated circuit design; circuit delay; circuit simulations; clock drivers; data-dependency; environmental variations; high speed CMOS circuits; skew minimization; stochastic optimization; transistor sizing; wave-pipelined circuits; worst-case delay; Circuit simulation; Clocks; Delay estimation; Driver circuits; Minimization; Power generation; Semiconductor device modeling; Stochastic processes; Temperature; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1994., Proceedings of the IEEE 1994
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-1886-2
Type :
conf
DOI :
10.1109/CICC.1994.379726
Filename :
379726
Link To Document :
بازگشت