DocumentCode
2491972
Title
Statistical analysis of Power Delay Estimation in adder circuit using non-clocked pass gate families
Author
Senthilpari, C. ; Singh, Ajay Kumar ; Arokiasamy, A.
Author_Institution
Fac. of Eng. & Technol., Multimedia Univ., Melaka
fYear
2006
fDate
19-21 Dec. 2006
Firstpage
509
Lastpage
513
Abstract
In the present paper we have designed a 16-bit adder circuits with basic pass transistor circuit approach and different topology for implementation. The proposed multiplexing control input techniques of the adder circuits are developed by the carry save adder (CSA) technique. The different logic cells, used for various pass gates circuit design styles are evaluated in terms of area, propagation delay, power dissipation and propagation delay product. The design styles are compared by performing detailed transistor-level simulations on a benchmark circuit (CSA adder) using DSCH3 and Microwind3. We have analysed the results in a statistical way. We have compared our results with the various published results of adder circuits. We found that the speed of the proposed circuit is enhanced and power consumption as well as the area has reduced tremendously due to multiplexing control input technique. Comparing the simulated results with other pass logic designs, it was observed that in all existing logic CPL is a promising candidate for future logic design.
Keywords
adders; delay estimation; logic design; statistical analysis; transistor circuits; adder circuit; carry save adder technique; multiplexing control input technique; nonclocked pass gate families; pass transistor circuit; power delay estimation; statistical analysis; Adders; Circuit simulation; Circuit synthesis; Circuit topology; Delay estimation; Logic circuits; Logic design; Power dissipation; Propagation delay; Statistical analysis;
fLanguage
English
Publisher
ieee
Conference_Titel
Electrical and Computer Engineering, 2006. ICECE '06. International Conference on
Conference_Location
Dhaka
Print_ISBN
98432-3814-1
Type
conf
DOI
10.1109/ICECE.2006.355680
Filename
4178516
Link To Document