DocumentCode :
2492839
Title :
A TLM Design for Verification Methodology
Author :
Bombieri, Nicola ; Fummi, Franco ; Pravadelli, Graziano
Author_Institution :
Dipt. di Informatica, Universita di Verona
fYear :
0
fDate :
0-0 0
Firstpage :
337
Lastpage :
340
Abstract :
Transaction level modeling (TLM) is becoming a usual practice for simplifying system-level design and architecture exploration. Nevertheless, different problems arise when designers attempt to fully exploit the features of a TLM-based design flow. Transactors generation and RTL IP-cores abstraction, for example, can heavily affect the verification quality as they are manually accomplished by designers. This work presents a methodology that aims at reaching two goals: (i) to define a design for verification approach that is a guideline to automatize some parts of design implementation to make easier the subsequent verification phases and (ii) to combine static and dynamic techniques in order to improve the verification quality
Keywords :
automatic programming; electronic design automation; formal verification; RTL IP-cores abstraction; architecture exploration; design flow; dynamic verification; static verification; system-level design; transaction level modeling; transactors generation; verification method; verification quality; Automatic testing; Computational modeling; Computer bugs; Design methodology; Electronic design automation and methodology; Embedded system; Guidelines; Power system modeling; System-level design; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Research in Microelectronics and Electronics 2006, Ph. D.
Conference_Location :
Otranto
Print_ISBN :
1-4244-0157-7
Type :
conf
DOI :
10.1109/RME.2006.1689965
Filename :
1689965
Link To Document :
بازگشت