DocumentCode :
2494143
Title :
The description of Serial ATA bus_ Protocol and the design of Serial ATA bus control chip HPT183
Author :
Wei Chang ; Tan, Zhenhua ; Gao, Xiaoxing ; Chang, Guiran
Author_Institution :
Software Coll., Northeastern Univ., Shenyang
fYear :
2008
fDate :
25-27 June 2008
Firstpage :
6601
Lastpage :
6606
Abstract :
In a PC system, external storage interface is still a bottleneck in spite of its continuous improving performance, in contrast to the fast development of CPU, memory, graphic chips. The transfer rate in ATA protocol has been improved drastically from the beginning 3.3MB/s to current 133MB/s, but the plate electrode of a parallel interface is inevitably puzzled by clock skew, which limit the increasing of frequency and transfer rate can not be improved. Serial ATA protocol is compatible with Parallel ATA protocol in software layer. Its transfer rate is improved greatly due to serial interface with embedded clock. This paper will discuss the differences between Parallel ATA protocol and serial ATA protocol, and describe the hierarchical classification of serial ATA protocol model. Last a design for HPT183, a parallel/serial ATA bridge connection chip, will be put forward and the test performance index for this chip is also provided.
Keywords :
field buses; microprocessor chips; peripheral interfaces; HPT183; clock skew; parallel interface; performance index; plate electrode; serial ATA bus control chip; serial ATA bus protocol; Bandwidth; Bridges; Clocks; Computer interfaces; Costs; Frequency; Hard disks; Hardware; Protocols; Storage automation; Bridge connection chip; SOC design; Serial ATA;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Control and Automation, 2008. WCICA 2008. 7th World Congress on
Conference_Location :
Chongqing
Print_ISBN :
978-1-4244-2113-8
Electronic_ISBN :
978-1-4244-2114-5
Type :
conf
DOI :
10.1109/WCICA.2008.4593923
Filename :
4593923
Link To Document :
بازگشت