DocumentCode :
2494534
Title :
Transition Fault Test Reuse
Author :
Bareisa, E. ; Jusas, V. ; Motiejunas, K. ; Seinauskas, R.
Author_Institution :
Dept. of Software Eng., Kaunas Univ. of Technol.
fYear :
0
fDate :
0-0 0
Firstpage :
323
Lastpage :
330
Abstract :
The design complexity of systems on a chip drives the need to reuse legacy or intellectual property cores, whose gate-level implementation details are unavailable. The core test depends on manufacturing technologies and changes permanently during a design lifecycle. The purpose of this paper is to assist the designer in the decision making how to test transition faults of re-synthesized intellectual property cores. We have performed various comprehensive experiments with combinational benchmark circuits. The comparison of the detection of the transition faults for different implementations of the circuit was carried out. Our experiments show that the test sets generated for a particular circuit realization fail to detect in average only less than one and a half percent of the transition faults of the re-synthesized circuit. The possibilities of the reuse of functional delay test were studied as well
Keywords :
fault simulation; integrated circuit testing; system-on-chip; circuit realization; combinational benchmark circuits; decision making; design complexity; functional delay test; gate level implementation details; intellectual property cores; legacy reuse; resynthesized circuit; systems on a chip; transition fault test reuse; Benchmark testing; Circuit faults; Circuit testing; Decision making; Delay; Electrical fault detection; Fault detection; Intellectual property; Life testing; Manufacturing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design: Architectures, Methods and Tools, 2006. DSD 2006. 9th EUROMICRO Conference on
Conference_Location :
Dubrovnik
Print_ISBN :
0-7695-2609-8
Type :
conf
DOI :
10.1109/DSD.2006.90
Filename :
1690057
Link To Document :
بازگشت