DocumentCode :
2496056
Title :
A high-level synthesis method for weakly testable data paths
Author :
Inoue, Michiko ; Higashimura, Takeshi ; Noda, Kenji ; Masuzawa, Toshimitsu ; Fujiwara, Hideo
Author_Institution :
Nara Inst. of Sci. & Technol., Japan
fYear :
1998
fDate :
2-4 Dec 1998
Firstpage :
40
Lastpage :
45
Abstract :
We present a high-level synthesis method that considers weak testability of generated register-transfer level (RTL) data paths, as well as their area and performance. The weak testability, proposed in our previous work, is a testability measure of RTL data paths for nonscan design. We introduce a design objective for weak testability that is a condition on resource sharing sufficient for weak testability: We propose a heuristic synthesis algorithm that generates a weakly testable data path while minimizing area under a performance constraint
Keywords :
VLSI; automatic test pattern generation; high level synthesis; logic testing; area; design objective; heuristic synthesis algorithm; high-level synthesis method; nonscan design; performance constraint; register-transfer level paths; resource sharing; testability measure; weakly testable data paths; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Design for testability; High level synthesis; Laboratories; National electric code; Semiconductor device testing; Sequential analysis; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 1998. ATS '98. Proceedings. Seventh Asian
ISSN :
1081-7735
Print_ISBN :
0-8186-8277-9
Type :
conf
DOI :
10.1109/ATS.1998.741579
Filename :
741579
Link To Document :
بازگشت