Title :
A new low-cost method for identifying untestable path delay faults
Author :
Li, Zhongcheng ; Min, Yinghua ; Brayton, Robert K.
Author_Institution :
Inst. of Comput. Technol., Acad. Sinica, Beijing, China
Abstract :
In many designs a large portion of path delay faults is non-robustly untestable. This paper presents a new low-cost method for identifying non-robustly untestable path delay faults. Using an implication-based procedure, our method starts with a small number of path segments, called maximum fanout-free segments, to quickly locate lines which cannot construct non-robustly testable paths with them. After a large portion of faults is marked as untestable, only a small subset of faults remains for the ATPG procedure, which can effectively alleviate the problem of handling a huge number of path delay faults and reduce test generation time. Experimental results for ISCAS´85 benchmark circuits demonstrate that a significant portion of non-robustly untestable path delay faults was identified efficiently using our method. For most of these circuits, 90%-95% of non-robustly untestable path delay faults can be identified within a small amount of CPU time
Keywords :
automatic test pattern generation; circuit analysis computing; delays; fault location; logic testing; ATPG procedure; delay faults identification; implication-based procedure; low-cost method; maximum fanout-free segments; nonrobustly testable paths; untestable path delay faults; Automatic test pattern generation; Benchmark testing; Central Processing Unit; Circuit faults; Circuit testing; Delay; Delay effects; Design automation; Fault diagnosis; Fault tolerance; Robustness;
Conference_Titel :
Test Symposium, 1998. ATS '98. Proceedings. Seventh Asian
Print_ISBN :
0-8186-8277-9
DOI :
10.1109/ATS.1998.741591