Title :
An automatic test pattern generator for at-speed robust path delay testing
Author :
Hsu, Yuan-Chieh ; Gupta, Sandeep K.
Author_Institution :
Dept. of Electr. Eng. Syst., Univ. of Southern California, Los Angeles, CA, USA
Abstract :
At-speed robust path delay testing is more desirable than the commonly employed slow-fast delay testing due to lower test application time, lower area overhead, and increased possibility of detecting unmodeled faults that cause errors only during at-speed circuit operation. However, it has been observed in practice that at-speed application of tests generated by existing test generators can lead to their invalidation. In this paper, we first present techniques to modify tests generated by existing test generators to avoid invalidation during at-speed testing. We then present a new procedure to generate tests suitable for at-speed delay testing of combinational circuits. Experimental results show that (a) at-speed application of test sets generated by existing generators leads to significant test invalidation, where the degree of invalidation is approximately proportional to the degree of compactness of the test set, and (b) the at-speed robust path delay tests generated by the proposed test generator are significantly shorter than those obtained by modifying the tests generated by existing generators
Keywords :
automatic test pattern generation; combinational circuits; delays; fault diagnosis; logic testing; ATPG; area overhead; at-speed robust path delay testing; automatic test pattern generator; combinational circuits; robust path delay testing; test application time; test set compactness; unmodeled faults detection; Automatic testing; Circuit faults; Circuit testing; Clocks; Delay effects; Electrical fault detection; Robustness; System testing; Test pattern generators; Very large scale integration;
Conference_Titel :
Test Symposium, 1998. ATS '98. Proceedings. Seventh Asian
Print_ISBN :
0-8186-8277-9
DOI :
10.1109/ATS.1998.741595