DocumentCode :
2496444
Title :
Diagnosis of single gate delay faults in combinational circuits using delay fault simulation
Author :
Takahashi, Hiroshi ; Boateng, Kwame Osei ; Takamatsu, Yuzo
Author_Institution :
Dept. of Comput. Sci., Ehime Univ., Matsuyama, Japan
fYear :
1998
fDate :
2-4 Dec 1998
Firstpage :
108
Lastpage :
112
Abstract :
In this paper, we propose a method of diagnosing gate delay faults using delay fault simulation. In the method, suspected faults are deduced by fault simulation and backward path-tracing using diagnostic test-pairs with observed faulty responses. Also, by fault simulation using diagnostic test-pairs with fault-free responses, non-existent faults are deduced, and they are removed from the set of suspected faults. Finally, we present experimental results on the ISCAS´85 benchmark circuits. The experimental results show that by simple processes of backward path-tracing and fault simulation, this method achieves reasonable diagnostic resolutions in a short time
Keywords :
combinational circuits; delays; fault simulation; logic testing; backward path-tracing; combinational circuits; delay fault simulation; diagnostic test-pairs; single gate delay faults; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Computational modeling; Computer simulation; Delay effects; Fault detection; Fault diagnosis; Propagation delay;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 1998. ATS '98. Proceedings. Seventh Asian
ISSN :
1081-7735
Print_ISBN :
0-8186-8277-9
Type :
conf
DOI :
10.1109/ATS.1998.741599
Filename :
741599
Link To Document :
بازگشت