DocumentCode
2496520
Title
Diagnostic Test Generation for silicon diagnosis with an incremental learning framework based on search state compatibility
Author
Chandrasekar, Maheshwar ; Hsiao, Michael S.
Author_Institution
Dept. of Electr. & Comput. Eng., Virginia Tech, Blacksburg, VA, USA
fYear
2009
fDate
4-6 Nov. 2009
Firstpage
68
Lastpage
75
Abstract
Silicon Diagnosis is the process of locating potential defect sites (candidates) in a defective chip. These candidates are then used as an aid during physical failure analysis. It is desired that the cardinality of the candidate set returned by silicon diagnosis be as small as possible. To this end, effective test patterns that can distinguish many faults in the candidate set is critical. Generation of such diagnostic patterns is referred to as Automatic Diagnostic Test Generation (ADTG). In this paper, we propose an aggressive and efficient learning framework for such a diagnostic test generation engine. It allows us to identify and prune non-trivial redundant search states thereby allowing to easily solve hard to distinguish or hard to prove equivalent fault pairs. Further, we propose an incremental flow for ADTG, where the information learned during detection-oriented test generation is passed to and incrementally used by ADTG. Experimental results on full-scan versions of ISCAS89/ITC99 circuits indicate that our method achieves up to 2times speed-up and/or resolves more initially unresolved fault pairs for most circuits.
Keywords
automatic test pattern generation; failure analysis; integrated circuit testing; logic testing; ADTG; ISCAS89/ITC99 circuits; automatic diagnostic test generation; defect sites location; defective chip; detection-oriented test generation; incremental learning framework; physical failure analysis; search state compatibility; silicon diagnosis; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Electrical fault detection; Engines; Failure analysis; Fault detection; Silicon; Test pattern generators;
fLanguage
English
Publisher
ieee
Conference_Titel
High Level Design Validation and Test Workshop, 2009. HLDVT 2009. IEEE International
Conference_Location
San Francisco, CA
ISSN
1552-6674
Print_ISBN
978-1-4244-4823-4
Electronic_ISBN
1552-6674
Type
conf
DOI
10.1109/HLDVT.2009.5340172
Filename
5340172
Link To Document