DocumentCode :
2496701
Title :
High density assembly technology using stacking method
Author :
Maebashi, Takanori ; Nakamura, Natsuo ; Sacho, Yutaka ; Nakayama, Shigeto ; Hashimoto, Eiri ; Toyoda, Shinjiro ; Miyakawa, Nobuaki
Author_Institution :
Honda Res. Inst. Japan Co., Ltd., Wako
fYear :
2008
fDate :
1-2 Dec. 2008
Firstpage :
149
Lastpage :
152
Abstract :
We have developed a new 3-dimensional (3D) Wafer-to-Wafer stacking technology in which each wafer was stacked one after another, using a unique Through Silicon Via (TSV) fabricated by wet etching technology and surface-micro bump on the lower wafer. Our Wafer-to-Wafer stacking method use a direct connection between backside TSVs of an upper wafer and micro-bumps of a lower wafer. This interconnection method is useful that all back-side processes are removed except wafer thinning, and also total stacking process is simplified and shortened. Each wafer is fabricated by using 0.18 um CMOS technology based on 8-inch wafers. Electrical connection between each wafer was almost 100% and interconnection resistance less than 0.7Omega between a TSV of the upper wafer and a micro-bump of lower wafer. Five prototype devices showed sophisticated functionality, and yield in the stacked wafer was over 60%.
Keywords :
CMOS integrated circuits; etching; integrated circuit interconnections; microassembling; surface treatment; CMOS technology; high density assembly technology; interconnection resistance; size 0.18 mum; size 8 inch; surface-micro bump; three-dimensional wafer-to-wafer stacking technology; through silicon via; wafer thinning; wet etching technology; Assembly; CMOS technology; Circuits; Dielectrics; Large scale integration; Silicon; Stacking; Through-silicon vias; Wet etching; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Packaging Workshop of Japan, 2008. VPWJ 2008. IEEE 9th
Conference_Location :
Kyoto
Print_ISBN :
978-1-4244-3498-5
Type :
conf
DOI :
10.1109/VPWJ.2008.4762238
Filename :
4762238
Link To Document :
بازگشت