DocumentCode :
249783
Title :
Low-Latency, Low-Area Overhead and High Throughput NoC Architecture for FPGA Based Computing System
Author :
Shelke, Sudhir N. ; Patil, Preeti B.
Author_Institution :
Electron. & Telecommun. Eng. Dept., J.D. Coll. of Eng. & Manage., Nagpur, India
fYear :
2014
fDate :
9-11 Jan. 2014
Firstpage :
53
Lastpage :
57
Abstract :
A network on Chip (NoC) is the interconnection platform that answers the requirements of modern on-Chip design. In this paper we describe an open source FPGA based NoC architecture with low area overhead, high throughput and low latency compared to other published works. The architecture has been optimized for Xilinx FPGAs and the NoC is capable of operating at a frequency of 305.573 MHz in a Virtex-5 xc5vlx110t-3-ff1136 FPGA. We have also developed a bridge so that generic Wishbone bus compatible IP blocks can be connected to the NoC.
Keywords :
field programmable gate arrays; network-on-chip; FPGA based computing system; IP block; Virtex-5 xc5vlx110t-3-ff1136 FPGA; Wishbone bus; Xilinx FPGA; high throughput NoC architecture; low-area overhead; network on Chip; Bridges; Clocks; Field programmable gate arrays; Ports (Computers); Switches; Table lookup; FPGA; NoC; NoCem; PNoC; SNoC; SoCBUS;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Systems, Signal Processing and Computing Technologies (ICESC), 2014 International Conference on
Conference_Location :
Nagpur
Type :
conf
DOI :
10.1109/ICESC.2014.17
Filename :
6745345
Link To Document :
بازگشت