DocumentCode :
2498337
Title :
A transition probability based delay measurement method for arbitrary circuits on FPGAs
Author :
Wong, Justin S J ; Sedcole, Pete ; Cheung, Peter Y K
Author_Institution :
Dept. of Electr. & Electron. Eng., Imperial Coll. London, London
fYear :
2008
fDate :
8-10 Dec. 2008
Firstpage :
105
Lastpage :
112
Abstract :
This paper proposes a novel test method for measuring the worst case path delay of any circuit on an FPGA, combinatorial or sequential, where little prior knowledge of the circuitpsilas internal structure is required. The method is based on detecting changes in the transition probability profile on the circuitpsilas output nodes while a range of test clock frequencies is stepped through. The method is applied to three classes of circuits, all implemented on an Altera Cyclone III FPGA: an adder carry chain, an embedded multiplier and a linear-feedback shift-register. The measured delays are compared to that found by a previously published, but much more time consuming, method and their results match to within 12%.
Keywords :
circuit testing; clocks; delay circuits; feedback; field programmable gate arrays; shift registers; Altera Cyclone III; FPGA; adder carry chain; arbitrary circuits; delay measurement method; internal structure; linear-feedback shift-register; multiplier; path delay; test clock frequencies; transition probability; Circuit testing; Cyclones; Delay effects; Electric variables measurement; Field programmable gate arrays; Frequency measurement; Hardware; Integrated circuit measurements; Sequential analysis; Time measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ICECE Technology, 2008. FPT 2008. International Conference on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3783-2
Electronic_ISBN :
978-1-4244-2796-3
Type :
conf
DOI :
10.1109/FPT.2008.4762372
Filename :
4762372
Link To Document :
بازگشت