DocumentCode :
2498793
Title :
Synthesis of efficiently reconfigurable datapaths for reconfigurable computing
Author :
Rullmann, Markus ; Merker, Renate
Author_Institution :
Dresden Univ. of Technol., Dresden
fYear :
2008
fDate :
8-10 Dec. 2008
Firstpage :
277
Lastpage :
280
Abstract :
We present new approach to optimize circuits for dynamic reconfiguration in FPGAs. Within a high level synthesis tool we optimize the binding of operations to resources to achieve high re-use of resources and interconnect between different configurations. We demonstrate that reconfiguration costs can be drastically reduced, while adding a small area overhead. Moreover, our method can merge several tasks into area efficient, static implementations. Both methods allow us to find new trade-offs between resource requirements and reconfiguration costs in dynamic application scenarios.
Keywords :
field programmable gate arrays; reconfigurable architectures; FPGA; dynamic application scenarios; high level synthesis tool; reconfigurable computing; reconfigurable datapaths synthesis; reconfiguration costs; Circuit synthesis; Computer architecture; Cost function; Design optimization; Fabrics; Field programmable gate arrays; Hardware; High level synthesis; Integrated circuit interconnections; Reconfigurable logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ICECE Technology, 2008. FPT 2008. International Conference on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3783-2
Electronic_ISBN :
978-1-4244-2796-3
Type :
conf
DOI :
10.1109/FPT.2008.4762397
Filename :
4762397
Link To Document :
بازگشت