Title :
A low power reconfigurable heterogeneous architecture for a mobile SDR system
Author :
Wang, Zong ; Arslan, Tughrul
Author_Institution :
Sch. of Eng. & Electron., Univ. of Edinburgh, Edinburgh
Abstract :
The main challenge in designing a mobile wireless software defined radio (SDR) system is to provide a solution that has high flexibility, hardware-like throughput, low power consumption, in addition to ease of programmability. In this paper, the authors propose a new architecture for SDR that is based on a reconfigurable instruction cell array (RICA). The architecture targets the IEEE 802.11g standard that includes Viterbi decoding, which is a key performance bottleneck. One of the salient novel features in this architecture, compared to existing solutions, is adopting a multi processor frame segmentation scheme when implement the 802.11 physical layer of the above standard. The paper describes the architecture, the associated software design flow, and performance efficiency. We demonstrate that the architecture can achieve a raw data throughput of 30.6 Mbps for an 802.11g receiver at a core power of 8.1 mW.
Keywords :
Viterbi decoding; low-power electronics; microcontrollers; mobile radio; parallel processing; reconfigurable architectures; software radio; wireless LAN; ARM controller; IEEE 802.11g standard; SDR; Viterbi decoding; low power consumption; low power reconfigurable heterogeneous architecture; mobile wireless software defined radio system; multiprocessor frame segmentation scheme; reconfigurable instruction cell array; software design flow; Assembly; Computer architecture; Costs; Decoding; Design engineering; Hardware; Power engineering and energy; Software radio; Throughput; Viterbi algorithm;
Conference_Titel :
ICECE Technology, 2008. FPT 2008. International Conference on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3783-2
Electronic_ISBN :
978-1-4244-2796-3
DOI :
10.1109/FPT.2008.4762406