DocumentCode :
2499173
Title :
An area-efficient FPGA realisation of a codebook-based image compression method
Author :
Zipf, Peter ; Hinkelmann, Heiko ; Shao, Hui ; Dogaru, Radu ; Glesner, Manfred
Author_Institution :
Inst. of Microelectron. Syst., Darmstadt Univ. of Technol., Darmstadt
fYear :
2008
fDate :
8-10 Dec. 2008
Firstpage :
349
Lastpage :
352
Abstract :
We present a hardware implementation of an efficient image compression method optimised for small FPGAs. The compression method is based on a codebook of reference patterns to support multiplication-free quantisation of the image data. Based on specific features of a low-cost FPGA architecture, a pipelined implementation is developed and evaluated. The implemented hardware benefits from the simple structure of the compression method and is optimised for area and performance. The realised hardware as well as the underlying compression mechanism are described and the synthesis results for different model variants are compared. The results show that a high compression rate is possible at extremely low hardware costs. Also, a high frame rate can be obtained even on a low-cost FPGA.
Keywords :
data compression; field programmable gate arrays; image coding; pipeline processing; quantisation (signal); codebook-based image compression method; field programmable gate array; hardware implementation; multiplication-free quantisation; pipelined implementation; Costs; Discrete wavelet transforms; Field programmable gate arrays; Hardware; Image coding; Image segmentation; Sensor arrays; Transform coding; Vector quantization; Wireless sensor networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ICECE Technology, 2008. FPT 2008. International Conference on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3783-2
Electronic_ISBN :
978-1-4244-2796-3
Type :
conf
DOI :
10.1109/FPT.2008.4762415
Filename :
4762415
Link To Document :
بازگشت