Title :
A 14bit 10MSps low power pipelined ADC with 0.99pJ/step FOM
Author :
Li, Ting ; Li, Fule ; Zhang, Chun ; Wang, ZhiHua
Author_Institution :
Instn. of Microelectron., Tsinghua Univ., Beijing, China
Abstract :
A 14bit 10MS/s pipelined ADC in 0.18um CMOS process is presented. The amplifier sharing, the SHA removing and scaling down techniques are used for low power. Employing the PCEA (passive capacitor error averaging) technique, the mismatch of the capacitance can effectively overcome. The prototype ADC was fabricated in a 3.3V CMOS process. With a 15.5 MHz input signal, the ADC achieves 82.3dB SFDR and 11.5bit ENOB at 10MS/s. With a 2.4 MHz input signal, the ADC achieves 83.9dB SFDR and 11.75bit ENOB at 10MS/s. The power consumption is 34.2mW at 2.8V supply including output drivers. The chip occupies 2.1*2.1mm2, including pads.
Keywords :
CMOS integrated circuits; analogue-digital conversion; low-power electronics; sample and hold circuits; 0.18um CMOS; PCEA; SHA removing; amplifier sharing; low power pipelined ADC; passive capacitor error averaging technique; scaling down techniques; CMOS integrated circuits; Capacitance; Capacitors; Power demand; Power dissipation; Semiconductor device measurement; Synchronization; PCEA; amplifier sharing; low power; pipelined ADC;
Conference_Titel :
Anti-Counterfeiting, Security and Identification (ASID), 2011 IEEE International Conference on
Conference_Location :
Xiamen
Print_ISBN :
978-1-61284-631-6
DOI :
10.1109/ASID.2011.5967438