Title :
Data Stream Zero Suppression and Word Recoding Using an Accordion pipeline, an FPGA implementation
Author :
Bocci, V. ; Iacoangeli, F. ; Nobrega, R.
Author_Institution :
INFN Sezione, Roma
fDate :
Oct. 29 2006-Nov. 1 2006
Abstract :
We have designed and implemented on a Xilinx SpartanIIE FPGA, a highly integrated and efficient data stream Zero Suppression machine device using an architecture based of a new type of register. A Zero Suppression machine based on flip-flops with a bypass function has been realized. The bypass flip-flop acts as a normal flip-flop but can act as a wire when the selbypass signal is active. The bypass flip-flop can connect only the registers with valid data discarding the others. A chain of this bypass flip-flops builds an accordion pipeline. The length of the pipeline depends to the number of non-zero bits in the pattern to be zero-suppressed.
Keywords :
field programmable gate arrays; flip-flops; nuclear electronics; FPGA implementation; Xilinx SpartanIIE FPGA; accordion pipeline; bypass flip-flop; bypass function; data stream zero suppression; word recoding; zero suppression machine device; Clocks; Data acquisition; Detectors; Field programmable gate arrays; Flip-flops; Frequency; Large Hadron Collider; Mesons; Pipelines; Wire;
Conference_Titel :
Nuclear Science Symposium Conference Record, 2006. IEEE
Conference_Location :
San Diego, CA
Print_ISBN :
1-4244-0560-2
Electronic_ISBN :
1095-7863
DOI :
10.1109/NSSMIC.2006.356171