Title :
FPGA implementation of wavelet packet transform with reconfigurable tree structure
Author :
Trenas, María A. ; López, Juan ; Zapata, Emilio L.
Author_Institution :
Dept. of Comput. Archit., Malaga Univ., Spain
Abstract :
The wavelet packet transform (WPT) provides good spectral and temporal resolutions in arbitrary regions of the time-frequency plane. This flexible choice of the time-frequency tiling benefits most of the applications where the standard wavelet transform (WT) has already shown to be useful. Examples of these application areas are: signal and image compression, non-linear filtering or denoising, speech coding, medical and biomedical signal and image processing, and communication. However though many specific architectures have been proposed in the literature for the WT it is not the case for WPT. We propose a folded word-serial pipelined architecture able of computing a complete WPT binary tree in an on-line fashion, but easily configurable in order to compute any required WPT subtree. This architecture has been tested by means of a functional simulation and the implementation of its control circuitry on an FPGA device
Keywords :
field programmable gate arrays; pipeline processing; reconfigurable architectures; wavelet transforms; FPGA; denoising; folded word-serial pipelined architecture; functional simulation; image compression; medical image processing; medical signal processing; nonlinear filtering; reconfigurable tree structure; signal compression; speech coding; time-frequency plane; wavelet packet transform; Circuit testing; Computer architecture; Field programmable gate arrays; Filtering; Image coding; Signal processing; Signal resolution; Time frequency analysis; Wavelet packets; Wavelet transforms;
Conference_Titel :
Euromicro Conference, 2000. Proceedings of the 26th
Conference_Location :
Maastricht
Print_ISBN :
0-7695-0780-8
DOI :
10.1109/EURMIC.2000.874639