DocumentCode :
2502638
Title :
Advanced test methods for SRAMs
Author :
Bosio, A. ; Dilillo, L. ; Girard, P. ; Pravossoudovitch, S. ; Virazel, A.
Author_Institution :
LIRMM, Univ. Montpellier II, Montpellier, France
fYear :
2012
fDate :
23-25 April 2012
Firstpage :
300
Lastpage :
301
Abstract :
Memory design and test represent very important issues. Memories are designed to exploit the technology limits to reach the highest storage density and high-speed access. The main consequence is that memory devices are statistically more likely to be affected by manufacturing defects. The challenge of testing SRAM memories consists in providing realistic fault models and test solutions with minimal application time. Due to the complexity of the memory device, fault modeling is not trivial. Classical memory test solutions cover the so-called `static faults´ (such as stuck-at, transition, and coupling faults) but are not sufficient to cover faults that have emerged in latest VDSM technologies and which are referred to as `dynamic faults´. This tutorial aims at introduce and guide to new test approaches developed so far for dealing with dynamic faults in the latest generation of SRAM memories.
Keywords :
SRAM chips; fault simulation; SRAM memory; VDSM technology; classical memory test solution; coupling fault; fault model; fault modeling; fault test solution; high-speed access; manufacturing defect; memory device; static fault; storage density; Random access memory; Taxonomy; Testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2012 IEEE 30th
Conference_Location :
Hyatt Maui, HI
ISSN :
1093-0167
Print_ISBN :
978-1-4673-1073-4
Type :
conf
DOI :
10.1109/VTS.2012.6231070
Filename :
6231070
Link To Document :
بازگشت