Title :
Test cost optimization technique for the pre-bond test of 3D ICs
Author :
Chen, Yong-Xiao ; Huang, Yu-Jen ; Li, Jin-Fu
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jhongli, Taiwan
Abstract :
Three-dimensional (3D) integration using through-silicon via (TSV) is an emerging technique for integrated circuit (IC) designs. A 3D IC consists of multiple dies vertically connected by TSVs. To ensure the yield of 3D ICs, each die should be tested before it is stacked, i.e., the pre-bond test. Typically, test pads are implemented in the die under test for the pre-bond test due to the limitation of current probing technologies. However, the additional test pads incur additional die area. In this paper, therefore, we propose a test cost optimization technique for the pre-bond test of 3D ICs. This technique attempts to minimize the number required power pads of each die in a wafer and the overall test time of the wafer. Simulation results show that reducing power pads can effectively reduce the number of required test pads and the wafer test time.
Keywords :
circuit optimisation; integrated circuit testing; three-dimensional integrated circuits; 3D IC pre-bond test; die; power pad; test cost optimization technique; wafer test time; Benchmark testing; Integrated circuits; Neodymium; Optimization; Parallel processing; Probes;
Conference_Titel :
VLSI Test Symposium (VTS), 2012 IEEE 30th
Conference_Location :
Hyatt Maui, HI
Print_ISBN :
978-1-4673-1073-4
DOI :
10.1109/VTS.2012.6231087