DocumentCode :
2503034
Title :
Test of phase interpolators in high speed I/Os using a sliding window search
Author :
Chun, Ji Hwan ; Lim, Siew Mooi ; Ong, Shao Chee ; Lee, Jae Wook ; Abraham, Jacob A.
Author_Institution :
Intel Corp., Santa Clara, CA, USA
fYear :
2012
fDate :
23-25 April 2012
Firstpage :
134
Lastpage :
139
Abstract :
Conventional test for high speed serial links requires expensive test equipment to meet the standard <; 10-12 bit error rate (BER) requirement. Although timing margining loop-back tests are cost effective, phase interpolator (PI) circuitry needs to be tested for test completeness. Our method provides an efficient linearity test capability for the PI circuitry. In the proposed scheme, a sliding window search algorithm is used to extract differential nonlinearity (DNL) and integral nonlinearity (INL), based on a jitter distribution obtained from undersampling. Various simulations were performed to evaluate the accuracy and robustness of the method. They indicate that the proposed algorithm provides an accurate estimation of linearities of the PI. We also implemented our algorithm in a conventional low cost high volume manufacturing (HVM) tester platform to show feasibility and validity of the proposed technique.
Keywords :
error statistics; logic testing; peripheral interfaces; BER; bit error rate; differential nonlinearity; high speed I/O; high speed serial links; high volume manufacturing tester platform; integral nonlinearity; jitter distribution; phase interpolator circuitry; phase interpolators test; sliding window search; test equipment; timing margining loop-back tests; Bit error rate; Clocks; Estimation error; Hardware; Jitter; Linearity; Timing; HVM; High Speed I/O; Mixed Signal Test; Phase Interpolator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2012 IEEE 30th
Conference_Location :
Hyatt Maui, HI
ISSN :
1093-0167
Print_ISBN :
978-1-4673-1073-4
Type :
conf
DOI :
10.1109/VTS.2012.6231092
Filename :
6231092
Link To Document :
بازگشت