DocumentCode :
2503111
Title :
Ping-pong test: Compact test vector generation for reversible circuits
Author :
Zamani, Masoud ; Tahoori, Mehdi B. ; Chakrabarty, Krishnendu
Author_Institution :
Dept. Electr. & Comput. Eng., Northeastern Univ., Boston, MA, USA
fYear :
2012
fDate :
23-25 April 2012
Firstpage :
164
Lastpage :
169
Abstract :
Reversibility as an inherent requirement of quantum computation motivates further research on reversible logic. Due to anticipated high failure rates for such technologies, thorough testing is a must for these circuits. In this paper, we present a compact test generation and application method for reversible circuits which achieves high (100%) fault coverage and can be adopted for BIST implementations. In this method, the next test pattern is the response of the reversible circuit to the previous test pattern. A test generation algorithm to minimize test time and achieve 100% fault coverage is also presented. Simulation results on a set of reversible benchmark circuits confirm that this approach can detect all single missing/repeated gate faults as well as the majority of multiple faults.
Keywords :
built-in self test; failure analysis; logic circuits; logic testing; BIST implementations; compact test vector generation; failure rates; fault coverage; missing-repeated gate faults; ping-pong test; quantum computation; reversible benchmark circuits; reversible logic; Circuit faults; Computers; Integrated circuit modeling; Logic gates; Quantum computing; Testing; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2012 IEEE 30th
Conference_Location :
Hyatt Maui, HI
ISSN :
1093-0167
Print_ISBN :
978-1-4673-1073-4
Type :
conf
DOI :
10.1109/VTS.2012.6231097
Filename :
6231097
Link To Document :
بازگشت