DocumentCode :
2504592
Title :
A Scalable Decoder Architecture for IEEE 802.11n LDPC Codes
Author :
Rovini, Massimo ; Gentile, Giuseppe ; Rossi, Francesco ; Fanucci, Luca
Author_Institution :
Univ. of Pisa, Pisa
fYear :
2007
fDate :
26-30 Nov. 2007
Firstpage :
3270
Lastpage :
3274
Abstract :
This paper describes a scalable IP of a decoder for LDPC codes compliant to IEEE 802.1 In and running the well- known layered decoding algorithm. The decoder architecture is arranged in clusters of serial processing units, which are configurable to process all the codes in the standard and, at the same time, to support multiple frame decoding. An optimization methodology of the iteration latency is also described, which relates to the order of the messages updated by the processors, as well as to the sequence of layers the decoder goes through. The logic synthesis on 65 nm CMOS technology with low- power standard-cell library, shows that the proposed design is suitable for portable devices, the throughput ranging from 180 to 410 Mbps, and the power consumption being below 235 mW.
Keywords :
decoding; iterative methods; optimisation; parity check codes; CMOS technology; IEEE 802.11n codes; LDPC codes; bit rate 180 Mbit/s to 410 Mbit/s; iteration latency; logic synthesis; low-power standard-cell library; multiple frame decoding; optimization; scalable decoder; serial processing units; CMOS logic circuits; CMOS technology; Clustering algorithms; Code standards; Delay; Iterative decoding; Logic design; Logic devices; Optimization methods; Parity check codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Global Telecommunications Conference, 2007. GLOBECOM '07. IEEE
Conference_Location :
Washington, DC
Print_ISBN :
978-1-4244-1042-2
Electronic_ISBN :
978-1-4244-1043-9
Type :
conf
DOI :
10.1109/GLOCOM.2007.620
Filename :
4411530
Link To Document :
بازگشت