Title :
Accurate and efficient inductance extraction for SoC noise and signal integrity
Author :
Li-Fu Chang ; Chang, King-Jen
Author_Institution :
Dept. of Electr. & Comput. Eng., Wisconsin Univ., Madison, WI, USA
Abstract :
With the advent of 500 MHz+ SoC designs, recent intensive on-chip inductance research and publications from academia and semiconductor industry have resulted in early adoptions of interconnect inductance extraction tools by state-of-the-art SoC designers for noise and signal integrity modeling. For those early tool developers and adopters, we propose a set of comprehensive criteria toward an on-chip inductance gold standard to insure accuracy. The three essential criteria for an inductance gold standard we propose are: (1) accurate partial inductance formulae; (2) rigorous 3-D electromagnetic field simulations; (3) comprehensive eddy-current-limited loop and mutual inductance extraction. After brief descriptions of three widely used empirical inductance modeling equations, the necessity of a PEEC-based 3-D electromagnetic field simulation is explained by using nanometer-technology-based SoC interconnect cases. For accurate noise and signal integrity predictions, synthesizing RLCK netlists for SPICE-level circuit simulators is then performed to depict the effects caused by the eddy-current-limited loop and mutual inductance extracted using the gold standard.
Keywords :
circuit simulation; computational electromagnetics; eddy currents; high-speed integrated circuits; inductance; integrated circuit interconnections; integrated circuit modelling; integrated circuit noise; skin effect; system-on-chip; 3D EM field simulations; 500 MHz; PEEC-based EM field simulation; RLCK netlists; SPICE-level circuit simulators; SoC designs; SoC full-chip inductance extraction; SoC interconnects; SoC noise; eddy-current-limited loop; electromagnetic field simulations; empirical inductance modeling equations; interconnect inductance extraction; library-based method; mutual inductance extraction; nanometer-technology-based SoC interconnect cases; on-chip inductance; partial element equivalent circuit; signal integrity modeling; Circuit simulation; Electromagnetic fields; Electromagnetic modeling; Electronics industry; Gold; Inductance; Integrated circuit interconnections; Semiconductor device noise; Signal design; Standards development;
Conference_Titel :
Electrical Performance of Electronic Packaging, 2002 IEEE 11th Topical Meeting on
Conference_Location :
Monterey, CA, USA
Print_ISBN :
0-7803-7451-7
DOI :
10.1109/EPEP.2002.1057917