• DocumentCode
    2506471
  • Title

    Basic experimentation on accuracy of power estimation for CMOS VLSI circuits

  • Author

    Ishihara, Tolhru ; Yasuura, Hiroto

  • Author_Institution
    Dept. of Comput. Sci. & Commun. Eng., Kyushu Univ., Fukuoka, Japan
  • fYear
    1996
  • fDate
    12-14 Aug 1996
  • Firstpage
    117
  • Lastpage
    120
  • Abstract
    In this paper, we discuss on accuracy of several kinds of power dissipation model for CMOS VLSI circuits. Some researchers have proposed several efficient power estimation methods for CMOS circuits. However, we do not know how accurate they are because we have not established a method to compare the estimated results of power consumption with that of actual VLSI chip. To evaluate the accuracy of several kind of power dissipation model such as chip-level, block-level and gate-level etc., we examined as follows: (i) Measuring power consumption of actual micro-processors. (ii) Estimating power consumption with several kinds of power dissipation model. (iii) Comparing (i) with (ii). The experimental results show as follows: (1) Power estimation at gate level is accurate enough. (2) Estimating power of a clock tree independently makes estimation more accurate
  • Keywords
    CMOS digital integrated circuits; VLSI; integrated circuit modelling; microprocessor chips; CMOS VLSI circuit; block-level model; chip-level model; clock tree; gate-level model; microprocessor; power consumption; power dissipation; power estimation; CMOS technology; Circuits; Energy consumption; Microprocessors; Pipelines; Power dissipation; Power measurement; Semiconductor device measurement; Semiconductor device modeling; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Low Power Electronics and Design, 1996., International Symposium on
  • Conference_Location
    Monterey, CA
  • Print_ISBN
    0-7803-3571-6
  • Type

    conf

  • DOI
    10.1109/LPE.1996.547491
  • Filename
    547491