Title :
A new application mapping algorithm for mesh based Network-on-Chip design
Author :
Sahu, Pradip Kumar ; Shah, Nisarg ; Manna, Kanchan ; Chattopadhyay, Santanu
Author_Institution :
Electron. & Electr. Commun. Eng., Indian Inst. of Technol., Kharagpur, India
Abstract :
This paper presents a novel application mapping strategy onto the mesh topology for Network-on-Chip (NoC) design. Compared to the previously published works, this paper uses the approach of Kernighan-Lin bi-partitioning strategy to identify the closeness of cores by analyzing their bandwidth requirements. The nodes are then mapped to the topology using another heuristic algorithm. An iterative improvement phase refines the mapping further. Experimentation with established benchmarks shows that though the static performance of the approach is similar to the best ones previously available, there is 8-17% improvement in latency while considering dynamic communication between the cores.
Keywords :
heuristic programming; iterative methods; network topology; network-on-chip; Kernighan-Lin bi-partitioning strategy; benchmark; core dynamic communication; heuristic algorithm; iterative improvement phase; mapping algorithm; mesh topology; network-on-chip design; static performance; Algorithm design and analysis; Bandwidth; Heuristic algorithms; Network topology; Partitioning algorithms; System-on-a-chip; Topology; Application mapping; Kernighan-Lin partitioning; Mesh topology; Network-on-Chip; System-on-Chip;
Conference_Titel :
India Conference (INDICON), 2010 Annual IEEE
Conference_Location :
Kolkata
Print_ISBN :
978-1-4244-9072-1
DOI :
10.1109/INDCON.2010.5712700