DocumentCode :
2508779
Title :
Prototype implementation of a highly parallel dataflow machine EM-4
Author :
Sakai, Shuichi ; Kodama, Yuetsu ; Yamaguchi, Yoshinori
Author_Institution :
Electrotech. Lab., Ibaraki, Japan
fYear :
1991
fDate :
30 Apr-2 May 1991
Firstpage :
278
Lastpage :
286
Abstract :
The paper presents the implementation of the EM-4 prototype and reports initial performance evaluation. The EM-4 is a highly parallel computer whose design objectives are: to develop a feasible parallel computer with more than 1000 processing elements (PEs); and to pursue efficiency by improving dataflow architectures. Key features of the EM-4 are: (1) a strongly connected arc dataflow model; (2) a Multiple-RISC concept; (3) a dataflow single chip processor EMC-R and (4) a versatile interconnection network with extra facilities. As a first step the EM-4 prototype was implemented with 80 PEs. The EM-4 prototype has been fully operational since May 1990, with peak performance of 1 GIPS and peak network performance of 14.63 GB/s. It has performed 824 MIPS in the calculation of π
Keywords :
parallel architectures; parallel machines; performance evaluation; 1 GIPS; 14.63 Gbyte/s; 824 MIPS; EM-4; EMC-R; Multiple-RISC; dataflow architectures; dataflow single chip processor; interconnection network; parallel dataflow machine; strongly connected arc dataflow model; Computer architecture; Concurrent computing; Multiprocessor interconnection networks; Parallel processing; Pipelines; Prototypes; Registers; Research and development; Ultra large scale integration; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Processing Symposium, 1991. Proceedings., Fifth International
Conference_Location :
Anaheim, CA
Print_ISBN :
0-8186-9167-0
Type :
conf
DOI :
10.1109/IPPS.1991.153792
Filename :
153792
Link To Document :
بازگشت