DocumentCode :
2508974
Title :
Low power combinational circuit synthesis targeting multiplexer based FPGAs
Author :
Satyanarayana, D. ; Chattopadhyay, Santanu ; Sasidhar, Jakki
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., India
fYear :
2004
fDate :
2004
Firstpage :
79
Lastpage :
84
Abstract :
Low power circuits are emerging as an important application domain, and synthesis for low power is demanding attention. Technology decomposition schemes often ignore the fact that certain circuit elements can be mapped more efficiently by treating them separately during decomposition. Multiplexers are one such category of circuit elements. Mapping them using multiplexers in technology libraries has many advantages. The aim of this work is to exploit the potential of the multiplexers and decompose a combinational circuit targeting a reduction in the power consumption by the circuit. A technology mapping of this decomposed circuit onto the Actel´s FPGA architecture, further reducing the power consumption, is also presented. The experimental results show on an average of over 55% reduction in power consumption over the SIS approach.
Keywords :
combinational circuits; field programmable gate arrays; low-power electronics; multiplexing equipment; network synthesis; circuit elements; field programmable gate arrays; low power combinational circuit synthesis; multiplexer based FPGA; power consumption; technology decomposition; Circuit synthesis; Combinational circuits; Field programmable gate arrays; Multiplexing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN :
0-7695-2072-3
Type :
conf
DOI :
10.1109/ICVD.2004.1260906
Filename :
1260906
Link To Document :
بازگشت