DocumentCode :
2509502
Title :
Application of a parasitic aware model to optimize an RF energy scavenging circuit fabricated in 130 nm CMOS
Author :
Salter, Tamie ; Metze, G. ; Goldsman, N.
Author_Institution :
Lab. for Phys. Sci., College Park, MD
fYear :
2008
fDate :
21-24 Nov. 2008
Firstpage :
303
Lastpage :
305
Abstract :
Design parameters, including transistor width and number of stacked stages, contribute to the efficiency of RF scavenging systems. This leads to a large design space and, as a result, designing optimal RF scavenging circuits for a given performance requirement is a difficult problem. This work presents an analytical model based on the physical design parameters of the power matched Villard voltage doubler. This model is successfully used to determine the optimal design of an RF energy scavenging circuit fabricated in a 130 nm IBM process.
Keywords :
CMOS integrated circuits; circuit optimisation; integrated circuit design; radiofrequency integrated circuits; CMOS process; IBM process; RF energy scavenging circuit fabrication; RF scavenging system efficiency; optimal circuit design parameters; parasitic aware model; power matched Villard voltage doubler; size 130 nm; Batteries; Circuits; Diodes; Educational institutions; MOSFETs; Optimization methods; Power system modeling; Radio frequency; Semiconductor device modeling; Voltage; Low power; Modeling; Optimization methods; RF energy scavenging;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Recent Advances in Microwave Theory and Applications, 2008. MICROWAVE 2008. International Conference on
Conference_Location :
Jaipur
Print_ISBN :
978-1-4244-2690-4
Electronic_ISBN :
978-1-4244-2691-1
Type :
conf
DOI :
10.1109/AMTA.2008.4762986
Filename :
4762986
Link To Document :
بازگشت