Title :
Interconnect modeling for copper/low-k technologies
Author :
Nagaraj, N.S. ; Bonifield, Tom ; Singh, Abha ; Griesmer, Roger ; Balsara, Poras
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
Abstract :
Interconnect parasitics are significant and complex components of circuit performance, signal integrity and reliability in IC design. Copper/low-k process effects are becoming increasingly important to accurately model interconnect parasitics. In this tutorial, four key aspects of copper/low-k interconnect process are discussed: Non-linear resistance, Selective Process Bias (SPB), dummy (fill) metal and process variations. Even if the interconnect process profile is accurately represented, approximations in parasitic extraction could cause large errors. Techniques used in parasitic extraction to model the copper/low-k effects are discussed in detail. Techniques to measure resistance and capacitance in silicon and correlating them to parasitic extraction tools are presented to demonstrate systematic validation interconnect parasitics.
Keywords :
capacitance measurement; copper; electric resistance measurement; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; integrated circuit reliability; silicon; Cu; IC design; Si; capacitance measurement; copper/low k interconnect process technologies; integrated circuit design; nonlinear resistance; parasitic extraction tools; reliability; resistance measurement; selective process bias; silicon; Chemical technology; Circuit optimization; Copper; Instruments; Integrated circuit interconnections; Integrated circuit modeling; Parasitic capacitance; Predictive models; Signal design; Silicon;
Conference_Titel :
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN :
0-7695-2072-3
DOI :
10.1109/ICVD.2004.1260959