DocumentCode :
2510273
Title :
Package-silicon co-design-experiment with an SOC design
Author :
Suresh, P.R. ; Sundararajan, P.K. ; Goel, Anshuli ; Udayakumar, H. ; Srinivasan, C. ; Sinari, Vasudev ; Ravinutala, Raghavendrakumar
Author_Institution :
Texas Instrum. India Ltd., Bangalore, India
fYear :
2004
fDate :
2004
Firstpage :
531
Lastpage :
536
Abstract :
In this paper, we describe a package-silicon co-design approach attempted for an RF integrated SOC design. Extensive simulations were carried out to determine the sensitivity of different package layout parameters on signal integrity and noise related issues. These experiments helped in influencing the package layout design and the custom I/O cell design. The I/O and core bump locations, and the package via locations were determined based on the reliability and noise considerations. Both the floorplanning and package layout were fine tuned to optimize the area and signal integrity issues. This was followed by extensive package simulations to determine the SSN and crosstalk numbers.
Keywords :
circuit optimisation; crosstalk; integrated circuit layout; integrated circuit noise; integrated circuit packaging; system-on-chip; I/O cell design; SOC design; core bump locations; crosstalk numbers determination; floorplanning layout; input/output cell design; package layout; package layout design; package silicon codesign experiment; signal integrity; simultaneous switching noise determination; system on chip design; Crosstalk; Degradation; Design optimization; Geometry; Packaging; Performance analysis; Radio frequency; Signal analysis; Silicon; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN :
0-7695-2072-3
Type :
conf
DOI :
10.1109/ICVD.2004.1260974
Filename :
1260974
Link To Document :
بازگشت