Title :
Performance evaluation of high speed compressors for high speed multipliers using 90nm technology
Author :
Ravi, Nishkam ; Prasad, Jayachandra T. ; Umamahesh, M. ; Rao, Subba T.
Author_Institution :
RGM Coll. of Eng. & Technol., JNT Univ., Anantapur, India
Abstract :
This paper describes high speed compressors for high speed parallel addition multipliers like Booth Multiplier, Wallace Tree Multiplier in Digital Signal Processing (DSP). We proposed 4-3, 5-3, 6-3 and 7-3 compressors for high speed multiplication. The compressors reduce vertical critical path more rapidly than conventional compressors. A 5-3 conventional compressor can take four steps to reduce bits from 5 to 3, in the case of proposed it takes only 3 steps. All the compressors are designed with half adder and full Adders. These compressors are simulated with T-Spice at a temperature of 25°C with fixed frequency of 10MHz at 2.0V and 1.0Vwith 90nm MOSIS technology. The Power Delay Product (PDP) of these compressors calculated to analyze the delay and energy consumption.
Keywords :
adders; digital signal processing chips; high-speed integrated circuits; DSP; MOSIS technology; T-Spice cimulation; booth multiplier; digital signal processing; frequency 10 MHz; full adders; half adder; high-speed compressors; high-speed multiplication; high-speed parallel addition multipliers; power delay product; size 90 nm; temperature 25 degC; voltage 1.0 V; voltage 2.0 V; wallace tree multiplier; Adders; Compressors; Delay; Logic gates; MOSFETs; Radiation detectors; Adder; Compressors; Delay; PD; Power;
Conference_Titel :
Recent Advances in Space Technology Services and Climate Change (RSTSCC), 2010
Conference_Location :
Chennai
Print_ISBN :
978-1-4244-9184-1
DOI :
10.1109/RSTSCC.2010.5712845