DocumentCode :
2510969
Title :
On the design of optimal fault-tolerant systolic array architectures
Author :
Esonu, M.O. ; Al-Khalili, A.J. ; Hariri, S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Concordia Univ., Montreal, Que., Canada
fYear :
1991
fDate :
30 Apr-2 May 1991
Firstpage :
352
Lastpage :
357
Abstract :
The authors present a novel approach for designing highly reliable and optimal fault-tolerant systolic array architectures. In their approach fault-tolerant algorithms are designed by introducing redundant computations at the algorithmic level, so that when these algorithms are mapped into specific VLSI systolic array architectures, the architectures will be inherently fault-tolerant. They introduce redundant computations in the original algorithm by creating different versions of the algorithm. The respective dependency matrix (D) of the different versions of the algorithm are obtained and these are merged to give one dependency matrix that reflects a given fault-tolerant requirement. This resultant dependency matrix is mapped into an optimal fault-tolerant systolic array using the authors proposed Space-Time (S-T) systematic approach for mapping algorithms into optimal systolic architectures
Keywords :
VLSI; fault tolerant computing; parallel architectures; systolic arrays; VLSI; dependency matrix; design; optimal fault-tolerant systolic array architectures; redundant computations; space-time systematic approach; Computer architecture; Councils; Delay; Design engineering; Fault tolerance; Physics computing; Silicon; Systolic arrays; Transmission line matrix methods; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Processing Symposium, 1991. Proceedings., Fifth International
Conference_Location :
Anaheim, CA
Print_ISBN :
0-8186-9167-0
Type :
conf
DOI :
10.1109/IPPS.1991.153802
Filename :
153802
Link To Document :
بازگشت