DocumentCode :
2512485
Title :
Formalization of confidence levels in verification efforts
Author :
Radhakrishnan, Ramsundar ; Gong, Fei ; DeGroat, Joanne
Author_Institution :
Dept. of Electr. & Comput. Eng., Ohio State Univ., Columbus, OH, USA
fYear :
2010
fDate :
14-16 July 2010
Firstpage :
283
Lastpage :
286
Abstract :
In the present day, program codes that are written in Hardware Description Languages such as Verilog and VHDL, are very complex that includes numerous state spaces, larger set of inputs and as many outputs to the system. The verification space is almost infinite over complex circuit designs written using these HDLs, and hence functional verification is seldom complete. For a given design, the confidence levels quoted by the verification engineers today is rather an estimate than being the actual number. It is quite impossible to put a percentage of confidence on these verification levels. This paper presents a methodology to formalize an equation to present a percentage of confidence level in verification for combinational logic. Arithmetic for single precision floating type numbers is presented as an example to apply the equation and present its percentage of confidence level during its verification.
Keywords :
combinational circuits; floating point arithmetic; formal verification; hardware description languages; VHDL; Verilog; combinational logic; confidence level formalisation; functional verification; hardware description language; precision floating; Complexity theory; Equations; Floating-point arithmetic; Guidelines; Hardware design languages; Mathematical model; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Aerospace and Electronics Conference (NAECON), Proceedings of the IEEE 2010 National
Conference_Location :
Fairborn, OH
ISSN :
0547-3578
Print_ISBN :
978-1-4244-6576-7
Type :
conf
DOI :
10.1109/NAECON.2010.5712962
Filename :
5712962
Link To Document :
بازگشت