DocumentCode :
2512641
Title :
Effect of voltage scaling on soft error protection methods for SRAMs
Author :
Shiyanovskii, Yuriy ; Rajendran, Aravind ; Wolff, Frank ; Papachristou, Chris
Author_Institution :
Case Western Reserve Univ., Cleveland, OH, USA
fYear :
2010
fDate :
14-16 July 2010
Firstpage :
328
Lastpage :
333
Abstract :
As voltage and process technology scales the critical charge, Qcrit, rapidly decreases for SRAM cells. The SEU protection methods that are currently used to increase the level of protection of the SRAM cells do not factor in performance and power consumption optimization. In this paper, we analyze the tradeoffs of voltage scaling between performance, power and SEU reliability for standard hardened cell, an alternative power efficient SRAMT cell for 32nm and 45nm, and a capacitive-based cell for 130nm process technologies. We also introduce a design space exploration and comparison technique with the goal to produce an optimized SRAM design using various SEU protection methods based on a set of specifications (performance, power consumption, SEU reliability, process technology, supply voltage) for a specific design.
Keywords :
SRAM chips; integrated circuit design; integrated circuit reliability; SEU protection methods; SEU reliability; SRAM cells; capacitive-based cell; design space exploration; optimized SRAM design; power consumption optimization; process technology; single event upsets; soft error protection methods; standard hardened cell; supply voltage; voltage scaling; Capacitors; Power demand; Random access memory; Reliability engineering; Single event upset; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Aerospace and Electronics Conference (NAECON), Proceedings of the IEEE 2010 National
Conference_Location :
Fairborn, OH
ISSN :
0547-3578
Print_ISBN :
978-1-4244-6576-7
Type :
conf
DOI :
10.1109/NAECON.2010.5712972
Filename :
5712972
Link To Document :
بازگشت