Title :
Digital hardware implementation of an active disturbance rejection controller for a highly dynamic parallel orientation manipulator
Author :
Rahman, Tanvir ; Hicks, David ; Hossain, M. Raju ; Krouglicof, Nicholas
fDate :
May 31 2014-June 7 2014
Abstract :
This paper details the development of a tracking controller for a highly dynamic parallel orientation manipulator that is capable of achieving high angular acceleration. The adopted control algorithm is derived from the active disturbance rejection control (ADRC) technology. The ADRC algorithm must be evaluated on the control hardware at a frequency consistent with the dynamics of the system without creating any inter-channel latency for a successful implementation. In this regard, the field programmable gate array (FPGA) is preferred because of its superior speed and parallelism. While there is a clear demand for FPGA controllers in the military and the aerospace domain because of the improved SWaP (size, weight, and power) capabilities, the literature provides a few examples of such controllers that mostly employ expensive high logic density FPGA chips. In contrast, this paper describes how an advanced controller can be efficiently prototyped on a relatively low-cost, low logic density FPGA hardware. The controller was tested in a co-simulation approach (wherein the digital implementation of the control algorithm and the dynamics of the manipulator are simulated together) to ensure a robust FPGA implementation. In addition, a hardware evaluation was also conducted using a linear voice coil actuator under varying inertial loads. Experimental results obtained from the simulation study and hardware testing confirm the robust performance of the designed controller.
Keywords :
acceleration control; active disturbance rejection control; control system synthesis; field programmable gate arrays; manipulator dynamics; position control; ADRC technology; SWaP capability; active disturbance rejection controller; aerospace domain; angular acceleration; control algorithm; control hardware; controller design; field programmable gate array; hardware evaluation; highly dynamic parallel orientation manipulator; inertial load; linear voice coil actuator; logic density FPGA chips; logic density FPGA hardware; military domain; size-weight-and-power capability; tracking controller; Actuators; Field programmable gate arrays; Hardware; Manipulator dynamics; Solid modeling; Transient analysis;
Conference_Titel :
Robotics and Automation (ICRA), 2014 IEEE International Conference on
Conference_Location :
Hong Kong
DOI :
10.1109/ICRA.2014.6907704