DocumentCode :
251508
Title :
Hybrid history-based test overlapping to reduce test application time
Author :
Janfaza, Vahid ; Forouzandeh, Bahjat ; Behnam, Payman ; Najafi, Mohammadreza
Author_Institution :
Sch. of Electr. & Comput. Eng., Univ. of Tehran, Tehran, Iran
fYear :
2014
fDate :
26-29 Sept. 2014
Firstpage :
1
Lastpage :
4
Abstract :
In spite of significant efforts in circuit testing, sequential circuit testing has remained a challenging problem. Existing test solutions like scan methods are proposed to facilitate Automatic Test Pattern Generation (ATPG), however, these methods suffer from large area and delay overhead. In this paper, a new hybrid history-based test overlapping method is presented to reduce test time in scan-based sequential circuits while almost no extra hardware overhead is imposed to the circuit. Experimental results show 30% reduction on average test time in comparison with existing works.
Keywords :
automatic test pattern generation; logic testing; sequential circuits; ATPG; automatic test pattern generation; hybrid history-based test overlapping method; scan methods; scan-based sequential circuits; sequential circuit testing; test time reduction; Circuit faults; Hybrid power systems; Registers; Sequential circuits; TV; Testing; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Test Symposium (EWDTS), 2014 East-West
Conference_Location :
Kiev
Type :
conf
DOI :
10.1109/EWDTS.2014.7027040
Filename :
7027040
Link To Document :
بازگشت