Title :
Performance evaluation and optimization of random memory access on multicores with high productivity
Author :
Saxena, Vaibhav ; Sabharwal, Yogish ; Bhatotia, Pramod
Author_Institution :
IBM Res. - India, New Delhi, India
Abstract :
The slow progress in memory access latencies in comparison to CPU speeds has resulted in memory accesses dominating code performance. While architectural enhancements have benefited applications with data locality and sequential access, random memory access still remains a cause for concern. Several benchmarks have been proposed to evaluate the random memory access performance on multicore architectures. However, the performance evaluation models used by the existing benchmarks do not fully capture the varying types of random access behaviour arising in practical applications. In this paper, we propose a new model for evaluating the performance of random memory access that better captures the random access behaviour demonstrated by applications in practice. We use our model to evaluate the performance of two popular multicore architectures, the Cell and the GPU. We also suggest novel optimizations on these architectures that significantly boost the performance for random accesses in comparison to conventional architectures. Performance improvements on these architectures typically come at the cost of reduced productivity considering the extra programming effort involved. To address this problem, we propose libraries that incorporate these optimizations and provide innovatively designed programming interfaces that can be used by the applications to achieve good performance without loss of productivity.
Keywords :
memory architecture; multiprocessing systems; performance evaluation; random-access storage; CPU speeds; Cell; GPU; data locality; memory access latencies; multicore architectures; performance evaluation models; programming interfaces; random memory access; sequential access; Benchmark testing; Computer architecture; Graphics processing unit; Instruction sets; Libraries; Microprocessors; Optimization;
Conference_Titel :
High Performance Computing (HiPC), 2010 International Conference on
Conference_Location :
Dona Paula
Print_ISBN :
978-1-4244-8518-5
Electronic_ISBN :
978-1-4244-8519-2
DOI :
10.1109/HIPC.2010.5713168