• DocumentCode
    25161
  • Title

    Design of an Ultra-low Voltage 9T SRAM With Equalized Bitline Leakage and CAM-Assisted Energy Efficiency Improvement

  • Author

    Bo Wang ; Truc Quynh Nguyen ; Anh Tuan Do ; Jun Zhou ; Minkyu Je ; Kim, Tony Tae-Hyoung

  • Author_Institution
    Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore, Singapore
  • Volume
    62
  • Issue
    2
  • fYear
    2015
  • fDate
    Feb. 2015
  • Firstpage
    441
  • Lastpage
    448
  • Abstract
    This paper presents a 9T multi-threshold (MTCMOS) SRAM macro with equalized bitline leakage and a content-addressable-memory-assisted (CAM-assisted) write performance boosting technique for energy efficiency improvement. A 3T-based read port is proposed to equalize read bitline (RBL) leakage and to improve RBL sensing margin by eliminating data-dependence on bitline leakage current. A miniature CAM-assisted circuit is integrated to conceal the slow data development with HVT devices after data flipping in write operation and therefore enhance the write performance for energy efficiency. A 16 kb SRAM test chip is fabricated in 65 nm CMOS technology. The operating voltage of the test chip is scalable from 1.2 V down to 0.26 V with the read access time from 6 ns to 0.85 μs. Minimum energy of 2.07 pJ is achieved at 0.4 V with 40.3% improvement compared to the SRAM without the aid of the CAM. Energy efficiency is enhanced by 29.4% between 0.38 V ~ 0.6 V by the proposed CAM-assisted circuit.
  • Keywords
    CMOS memory circuits; SRAM chips; content-addressable storage; energy conservation; integrated circuit design; low-power electronics; CAM-assisted circuit; HVT devices; MTCMOS; RBL leakage; SRAM test chip; content-addressable-memory-assisted; equalized bitline leakage; multithreshold CMOS; read bitline leakage; size 65 nm; time 6 ns to 0.85 mus; voltage 1.2 V to 0.26 V; write performance boosting technique; Arrays; Computer aided manufacturing; Delays; Leakage currents; SRAM cells; Sensors; Bitline leakage equalization; content addressable memory; energy efficiency improvement; ultra-low voltage SRAM design;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2014.2360760
  • Filename
    6945388