DocumentCode :
251631
Title :
Method for diagnosing SoC HDL-code
Author :
Hahanov, Vladimir ; Zaychenko, Sergey ; Varchenko, Valeria
Author_Institution :
Nat. Univ. of Radioelectron., Kharkov, Ukraine
fYear :
2014
fDate :
26-29 Sept. 2014
Firstpage :
1
Lastpage :
6
Abstract :
This article describes technology for diagnosis SoC HDL-models, based on Code-Flow Transaction Graph. Diagnosis method is focused to decrease the time of fault detection and memory for storage of diagnosis matrix by means of forming ternary relations between test, monitor, and functional component. The following problems are solved: creation of digital system model in the form of transaction graph and multi-tree of fault detection tables, as well as ternary matrices for activating functional components of the selected set of monitors by using test patterns; development of a method for analysis the activation matrix to detect the faulty blocks with given depth and synthesis logic functions for subsequent embedded hardware fault diagnosis.
Keywords :
fault diagnosis; hardware description languages; program diagnostics; system-on-chip; trees (mathematics); SoC HDL-code diagnosis; activation matrix analysis; code-flow transaction graph; diagnosis matrix; digital system model creation; embedded hardware fault diagnosis; fault detection tables multitree; faulty block detection; synthesis logic functions; ternary matrices; Digital systems; Engines; Hardware; Monitoring; Software; Testing; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Test Symposium (EWDTS), 2014 East-West
Conference_Location :
Kiev
Type :
conf
DOI :
10.1109/EWDTS.2014.7027112
Filename :
7027112
Link To Document :
بازگشت