• DocumentCode
    2519915
  • Title

    Domino logic synthesis using complex static gates

  • Author

    Thorp, T. ; Gin Yee ; Sechen, C.

  • Author_Institution
    Dept. of Electr. Eng., Washington Univ., Seattle, WA, USA
  • fYear
    1998
  • fDate
    8-12 Nov. 1998
  • Firstpage
    242
  • Lastpage
    247
  • Abstract
    We address the synthesis of the most general form of a domino gate (dynamic-static domino), which consists of the pairing of a dynamic gate with any inverting static gate. All previous work focused on the synthesis of the most basic domino gate (standard domino), where the inverting static gate is an inverter. We developed a methodology and tools for synthesizing random logic blocks using both dynamic and complex inverting static gates in an alternating fashion. Dynamic-static (DS) domino can be used to reduce both gate levels and clock loading compared to standard domino. Comparisons between DS domino, standard domino, and static CMOS logic families are provided for six MCNC combinational logic benchmark circuits. Spice simulations show DS domino to have an average speed improvement of 53% over static CMOS and an average speed improvement of 17% over standard domino. DS domino also reduced clock loading by an average of 48% over standard domino. The paper introduces DS domino and presents a methodology for synthesizing random logic circuits using DS domino and other monotonic logic families such as Zipper CMOS.
  • Keywords
    CMOS logic circuits; SPICE; logic CAD; logic gates; DS domino; MCNC combinational logic benchmark circuits; Spice simulations; Zipper CMOS; clock loading; complex inverting static gates; complex static gates; domino logic synthesis; dynamic gate; dynamic-static domino; gate levels; inverting static gate; monotonic logic families; random logic blocks; random logic circuits; standard domino; static CMOS logic families; CMOS logic circuits; Circuit synthesis; Clocks; Combinational circuits; Logic circuits; Network synthesis; Permission; Pulse inverters; Signal synthesis; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer-Aided Design, 1998. ICCAD 98. Digest of Technical Papers. 1998 IEEE/ACM International Conference on
  • Conference_Location
    San Jose, CA, USA
  • Print_ISBN
    1-58113-008-2
  • Type

    conf

  • DOI
    10.1109/ICCAD.1998.144273
  • Filename
    742879