DocumentCode :
2520220
Title :
A VLSI architecture for image sequence segmentation using edge fusion
Author :
Kim, Jinsang ; Chen, Tom
Author_Institution :
Dept. of Electr. & Comput. Eng., Colorado State Univ., Fort Collins, CO, USA
fYear :
2000
fDate :
2000
Firstpage :
57
Lastpage :
66
Abstract :
We propose a segmentation scheme and its VLSI edge fusion architecture for image sequences which provides initial region information for the semantic object representation of image sequences. The proposed scheme incorporates static and dynamic features simultaneously in one scheme. The segmentation results of both gray level image sequences and color image sequences are evaluated using a evaluation metric. Also, based on complexity analysis of the segmentation scheme, the edge fusion is the bottleneck of fast image sequence segmentation. The proposed VLSI architecture makes it possible to the image sequence segmentation in real-time
Keywords :
computational complexity; image segmentation; image sequences; VLSI architecture; VLSI edge fusion architecture; complexity analysis; edge fusion; gray level; image sequence segmentation; image sequences; segmentation; Color; Computer architecture; Filtering; Hardware; Image analysis; Image segmentation; Image sequences; Iterative algorithms; Neural networks; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architectures for Machine Perception, 2000. Proceedings. Fifth IEEE International Workshop on
Conference_Location :
Padova
Print_ISBN :
0-7695-0740-9
Type :
conf
DOI :
10.1109/CAMP.2000.875959
Filename :
875959
Link To Document :
بازگشت