DocumentCode :
2520339
Title :
An FPGA architecture for high speed edge and corner detection
Author :
Torres-Huitzil, Cesar ; Arias-Estrada, Miguel
Author_Institution :
Nat. Inst. for Astrophys., Opt. & Electron., Puebla, Mexico
fYear :
2000
fDate :
2000
Firstpage :
112
Lastpage :
116
Abstract :
This paper presents an FPGA based architecture for high speed edge and corner detection. Applications targeted are in high speed computer vision (i.e. more than 100 images per second). The architecture design was centred on the minimization on the number of accesses to the image memory. The design is based on parallel modules with internal pipeline operation in order to improve its performance. The architecture design, FPGA resources utilization, results, and real time performance are discussed
Keywords :
computer vision; edge detection; field programmable gate arrays; reconfigurable architectures; FPGA architecture; FPGA resources utilization; architecture design; computer vision; corner detection; edge detection; high speed; Application software; Computer architecture; Computer vision; Field programmable gate arrays; Hardware; Image edge detection; Image processing; Logic arrays; Pixel; Programmable logic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architectures for Machine Perception, 2000. Proceedings. Fifth IEEE International Workshop on
Conference_Location :
Padova
Print_ISBN :
0-7695-0740-9
Type :
conf
DOI :
10.1109/CAMP.2000.875965
Filename :
875965
Link To Document :
بازگشت