DocumentCode :
2521539
Title :
A reconfigurable integrated circuit for high performance computer arithmetic
Author :
Miller, N.L. ; Quigley, SF
Author_Institution :
Sch. of Electron. & Electr. Eng., Birmingham Univ., UK
fYear :
1998
fDate :
35857
Firstpage :
42401
Lastpage :
42404
Abstract :
In this paper, we present the design of a novel Field Programmable Gate Array (FPGA) which contains the necessary logic elements to support high performance computer arithmetic. The FPGA contains a routing framework and logic cell structure which is suited to computer arithmetic, image processing, digital signal processing and similar computationally intensive applications. The architecture is both flexible and reconfigurable and will support operands of various sizes for fixed point parallel and serial binary computations
Keywords :
field programmable gate arrays; FPGA; computer arithmetic; high performance computer arithmetic; logic cell structure; reconfigurable integrated circuit; routing framework;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Evolvable Hardware Systems (Digest No. 1998/233), IEE Half-day Colloquium on
Conference_Location :
London
Type :
conf
DOI :
10.1049/ic:19980206
Filename :
668666
Link To Document :
بازگشت