Title :
A new high-performance VLSI architecture for generating 2-dimensional phase holographic pixels
Author :
Yoon-Hyuk Lee ; Young-Ho Seo ; Jisang Yoo ; Dong-Wook Kim ; Hyun-Jun Choi
Author_Institution :
Dept. of Electron. Mater. Eng., Kwangwoon Univ., Seoul, South Korea
Abstract :
In this paper we propose a new hardware architecture for high-speed to reduce the amount of hardware resource for CGH (computer generated hologram) calculation without sacrificing the performance. It uses the block-parallel method in calculating a CGH. After analyzing the CGH equation, we rearrange it to design hardware to fit to our purpose. The main block of the proposed hardware is common term calculator (CTC), index term calculator (ITC), and update term calculator (UTC) which compose a CGH processor that can calculate a flexible size of CGH sub-block.
Keywords :
VLSI; computer-generated holography; field programmable gate arrays; 2D phase holographic pixel; CGH processor; FPGA; block-parallel method; common term calculator; computer generated hologram calculation; hardware architecture; hardware resource; high-performance VLSI architecture; index term calculator; update term calculator; Bandwidth; Calculators; Computer architecture; Field programmable gate arrays; Hardware; Indexes; Light sources; FPGA; Fresnel; computer generated hologram (CGH); hardware implementation;
Conference_Titel :
Communications and Information Technologies (ISCIT), 2012 International Symposium on
Conference_Location :
Gold Coast, QLD
Print_ISBN :
978-1-4673-1156-4
Electronic_ISBN :
978-1-4673-1155-7
DOI :
10.1109/ISCIT.2012.6381019