DocumentCode :
2522427
Title :
Reducing instruction TLB´s leakage power consumption for embedded processors
Author :
Lei, Zhao ; Xu, Hui ; Ikebuchi, Dasuke ; Amano, Hideharu ; Sunata, Tetsuya ; Namiki, Mitaro
Author_Institution :
Dept. of Comput. Sci. & Inf., Keio Univ., Yokohama, Japan
fYear :
2010
fDate :
15-18 Aug. 2010
Firstpage :
477
Lastpage :
484
Abstract :
This paper presents a leakage efficient instruction TLB (Translation Lookaside Buffer) design for embedded processors. The key observation is that when programs enter a physical page following instructions tend to be fetched from the same page for a rather long time. Thus, by employing a small storage structure which stores the recent address-translation information, the TLB access frequency can be drastically decreased and the instruction TLB can be turned into the low leakage mode with the dual voltage supply technique. Based on such a design philosophy, three different implementation policies are proposed. Evaluation results with eight MiBench programs show that the proposed design can reduce the leakage power of the instruction TLB by 50% on average, with only 0.01% performance degradation.
Keywords :
VLSI; buffer storage; embedded systems; memory architecture; power aware computing; MiBench program; address translation information; dual voltage supply technique; embedded processor; leakage efficient instruction; leakage power; translation lookaside buffer design; Ash; Kernel; Transform coding; Virtual private networks; embedded processor; instruction TLB; leakage power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Green Computing Conference, 2010 International
Conference_Location :
Chicago, IL
Print_ISBN :
978-1-4244-7612-1
Type :
conf
DOI :
10.1109/GREENCOMP.2010.5598277
Filename :
5598277
Link To Document :
بازگشت