Title :
Reduction of RLC Tree Delay Using Bidirectional Buffer Repeater Insertion
Author :
Lee, Trong-Yen ; Fan, Yang-Hsin ; Tsai, Chia-Chun
Author_Institution :
Dept. of Electron. Eng., Nat. Taipei Univ. of Technol.
fDate :
Aug. 30 2006-Sept. 1 2006
Abstract :
In this paper, we propose a bidirectional buffer repeater insertion to reduce the RLC tree delay in multi-source multi-sink systems which involve four significant factors in our works. First, inductance effect is taken into account due to the reason that chip sizes with the exponential reduction and high work frequency. Second, bidirectional buffer repeater could improve interconnect delay more than unidirectional buffer insertion. Third, the location of insertion buffer is also considered in our work. Fourth, more than one buffer could be inserted in critical path while buffers have already existed. Finally, we develop a graphical user interface for designers to estimate the delay with bidirectional buffer repeater insertion target multi-source multi-sink systems. Experiment results shown that the reduced delay rate is 50.73% and 64.47% in 0.18 and 0.35 micron fabrication process, respectively
Keywords :
RLC circuits; buffer circuits; delay estimation; electronic engineering computing; graphical user interfaces; integrated circuit design; system-on-chip; RLC tree delay; bidirectional buffer repeater insertion; delay estimation; exponential reduction; graphical user interface; inductance effect; multisource multisink system; Control systems; Delay effects; Delay estimation; Fabrication; Frequency; Inductance; Integrated circuit interconnections; Propagation delay; Repeaters; Very large scale integration;
Conference_Titel :
Innovative Computing, Information and Control, 2006. ICICIC '06. First International Conference on
Conference_Location :
Beijing
Print_ISBN :
0-7695-2616-0
DOI :
10.1109/ICICIC.2006.337