DocumentCode :
2523199
Title :
A New Placement Approach to Minimizing FPGA Reconfiguration Data
Author :
Chen, Weinan ; Wang, Ying ; Wang, Xiaowei ; Peng, Chenglian
Author_Institution :
Dept. of Comput. & Inf. Technol., Fudan Univ., Shanghai
fYear :
2008
fDate :
29-31 July 2008
Firstpage :
169
Lastpage :
174
Abstract :
Dynamic reconfiguration for fine-grained architectures is still associated with significant reconfiguration costs. In this paper, a new placement algorithm is proposed to reduce the size of FPGA reconfiguration bitstream. The algorithm is modified on the existing placement algorithm within VPR. It introduces the CLBs configuration of the previous circuit into cost function to increase similarity of CLBs configuration for subsequent circuits at the layout level. By using difference-based partial reconfiguration design flow, the proposed approach is validated by experiments on Xilinx Virtex FPGA platform, and experimental results show that the size of reconfiguration bitstream can be reduced.
Keywords :
field programmable gate arrays; logic design; reconfigurable architectures; FPGA reconfiguration bitstream minimization; configurable logic block; difference-based partial reconfiguration design flow; dynamic reconfiguration; fine-grained architecture; placement algorithm; subsequent circuit; Algorithm design and analysis; Circuits; Cost function; Embedded computing; Embedded software; Field programmable gate arrays; Information technology; Reconfigurable logic; Routing; Table lookup; FPGA; configuration overhead; partial reconfiguration; placement; reconfigurable computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Embedded Software and Systems, 2008. ICESS '08. International Conference on
Conference_Location :
Sichuan
Print_ISBN :
978-0-7695-3287-5
Type :
conf
DOI :
10.1109/ICESS.2008.20
Filename :
4595554
Link To Document :
بازگشت